Phase noise and jitter modeling for fractional-N PLLs

dc.bibliographicCitation.firstPage313eng
dc.bibliographicCitation.journalTitleAdvances in Radio Scienceeng
dc.bibliographicCitation.volume5eng
dc.contributor.authorOsmany, S.A.
dc.contributor.authorHerzel, F.
dc.contributor.authorSchmalz, K.
dc.contributor.authorWinkler, W.
dc.date.accessioned2020-08-11T08:32:53Z
dc.date.available2020-08-11T08:32:53Z
dc.date.issued2007
dc.description.abstractWe present an analytical phase noise model for fractional-N phase-locked loops (PLL) with emphasis on integrated RF synthesizers in the GHz range. The noise of the crystal reference, the voltage-controlled oscillator (VCO), the loop filter, the charge pump, and the sigma-delta modulator (SDM) is filtered by the PLL operation. We express the rms phase error (jitter) in terms of phase noise of the reference, the VCO phase noise and the third-order loop filter parameters. In addition, we consider OFDM systems, where the PLL phase noise is reduced by digital signal processing after down-conversion of the RF signal to baseband. The rms phase error is discussed as a function of the loop parameters. Our model drastically simplifies the noise optimization of the PLL loop dynamics.eng
dc.description.versionpublishedVersioneng
dc.identifier.urihttps://doi.org/10.34657/4091
dc.identifier.urihttps://oa.tib.eu/renate/handle/123456789/5462
dc.language.isoengeng
dc.publisherGöttingen : Copernicuseng
dc.relation.doihttps://doi.org/10.5194/ars-5-313-2007
dc.relation.issn1684-9965
dc.rights.licenseCC BY-NC-SA 2.5 Unportedeng
dc.rights.urihttps://creativecommons.org/licenses/by-nc-sa/2.5/eng
dc.subject.ddc530eng
dc.subject.otherCircuit oscillationseng
dc.subject.otherDelta modulationeng
dc.subject.otherDelta sigma modulationeng
dc.subject.otherDigital signal processingeng
dc.subject.otherJittereng
dc.subject.otherModulatorseng
dc.subject.otherOrthogonal frequency division multiplexingeng
dc.subject.otherOscillistorseng
dc.subject.otherPhase locked loopseng
dc.subject.otherSignal processingeng
dc.subject.otherSpace division multiple accesseng
dc.subject.otherVariable frequency oscillatorseng
dc.subject.otherDown conversioneng
dc.subject.otherFractional-N phase-locked loopseng
dc.subject.otherLoop dynamicseng
dc.subject.otherLoop parameterseng
dc.subject.otherNoise optimizationeng
dc.subject.otherPhase noise modelingeng
dc.subject.otherRF synthesizereng
dc.subject.otherSigma-delta modulatoreng
dc.subject.otherPhase noiseeng
dc.titlePhase noise and jitter modeling for fractional-N PLLseng
dc.typeArticleeng
dc.typeTexteng
tib.accessRightsopenAccesseng
wgl.contributorIHPeng
wgl.subjectPhysikeng
wgl.typeZeitschriftenartikeleng
Files
Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Osmany et al 2010 Phase noise and jitter modeling for fractional-N PLLs.pdf
Size:
3.38 MB
Format:
Adobe Portable Document Format
Description:
Collections